Differences between revisions 129 and 139 (spanning 10 versions)
Revision 129 as of 2006-08-22 16:30:58
Size: 3126
Editor: dot
Comment:
Revision 139 as of 2008-10-24 02:30:18
Size: 2975
Editor: 209-142-131-35
Comment:
Deletions are marked like this. Additions are marked like this.
Line 1: Line 1:
   * AddressingModes
   * AmdahlsLaw
   * AreaBorderRouter
   * AffineMotion
   * AutonomousSystem (AS)
   * AverageNormalizedExecutionTime
   * ["Bijection"]
  
* BooleanAlgebra
   * BooleanTerm
   * BoothsAlgorithm
   * CaChe
  
* CacheBlock
   * CacheCoherenceProtocols
  
* CacheLine
   * CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions)
   * CompleteLogic What does it mean for a logic to be complete
   * CpuTime
   * CriticalSection
   * ["Cryptography"]
  
* CutFreeProof
   * CyclesPerInstruction (CPI)
   * DataPath
   * ["Decidable"] and SemiDecidable
   * DelayBandwidthProduct
   * DelayedBranch
   * ["Dichotomy"]
  
* DijkstrasAlgorithm
   * DisjunctiveSyllogism
   * DistanceVector
   * DynamicSetOperations
   * ExecutionTime
   * ExpectedValue
   * FileSystem (Free BSD)
   * FirstOrderPredicateLogic
   * FirstOrderPredicateLogicQuatifiers
   * FirstOrderTheory
   * FiveClassicPartsOfaComputer
   * FixedPoint
   * FloatingPointRepresentation (IEEE 754)
   * ForwardingVsRouting
   * FrameBuffer
   * FreeBooleanAlgebra
   * GeometricMean
   * GraphTheoryPage
   * GroundClause
   * GroundBooleanTerm
   * HammingCode
   * HardwareDesignPrinciples
   * HypotheticalSylogism
   * InformationRetrieval
   * InteriorGatewayRoutingProtocol (IGRP)
   * InterNet
   * InternetProtocolV4 (IPv4)
   * InternetProtocolV6 (IPv6)
   * InternetWork
   * InstructionSetArchitecture (ISA)
   * InterfaceMessagingProcessor (IMP)
   * InvertedFile
   * LogicalImplication ([[latex2($$\models$$)]] and [[latex2($$\vdash$$)]])
   * LogicalMemory (START EDITING HERE)
   * IpCheckSum     * ["Latency"]
  
* LeastFixedPoint
   * LinearlyDecomposableDomains
   * LinkerSteps
   * LinkState
   * MaximumTransmissionUnit (MTU)
   * MemoryHierarchy
   * MemoryStallClockCycles
   * ["Model"] of a logic formula
   * ModusPonens
   * MonotoneBooleanTerm
   * ObjectFile
   * OpenShortestPathFirst OSPF
   * OsiModel (7 layer OSI network Model)
   * PageTable
   * ["Performance"]
  
* PipeLine
   * PostingsFile
   * PredicateSymbols
   * PresburgerArithmetic
   * PowerSet
   * ["Proposition"] or PropositionalLogic
   * ["Processor"] or CPU
   * QueuingTheory
   * RaceCondition
   * RecursivelyEnumerableSets
   * ["Register"] (MIPS register)
   * RelationallyComplete
   * ResponseTime
   * RoutingArea
   * RoutingInformationProtocol (RIP)
   * RoutingPathologies
   * ["Satisfiable"]
  
* SemanticsSyntaxSortsInLogic
   * SemiAlgebraicSets
   * SemiDecidable and ["Decidable"]
  
* SemiLinearSets
   * SequenceNumber
   * SlidingWindowProtocol
   * SpatialExtent
   * SpeedUp
   * ["Steganography"]
   * SuperScalar
   * ["
Tautology"]
   * ["
taxonomy"]
  
* TcpFastRetransmit
   * TcpFastRecovery
   * ThroughPut
   * TransmissionControlProtocol (TCP)
   * TreeStructures
   * TruthFunction (notation for [[latex2($\vdash$)]]
  
* UnaryConstraintDomain
   * ["Undecidable"]
  
* UninterpretedFunctions
   * ["Valid"] Logic Formula
   * VirtualMemory
   * WallClockTime
 * AddressingModes
 * AmdahlsLaw
 * AreaBorderRouter
 * AffineMotion
 * AutonomousSystem (AS)
 * AverageNormalizedExecutionTime
 * [[Bijection]]
* BooleanAlgebra
 * BooleanTerm
 * BoothsAlgorithm
 * CaChe
* CacheBlock
 * CacheCoherenceProtocols
* CacheLine
 * CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions)
 * CompleteLogic What does it mean for a logic to be complete
 * CpuTime
 * CriticalSection
 * [[Cryptography]]
* CutFreeProof
 * CyclesPerInstruction (CPI)
 * DataPath
 * [[Decidable]] and SemiDecidable
 * DelayBandwidthProduct
 * DelayedBranch
 * [[Dichotomy]]
* DijkstrasAlgorithm
 * DisjunctiveSyllogism
 * DistanceVector
 * DynamicSetOperations
 * ExecutionTime
 * ExpectedValue
 * FileSystem (Free BSD)
 * FirstOrderPredicateLogic
 * FirstOrderPredicateLogicQuatifiers
 * FirstOrderTheory
 * FiveClassicPartsOfaComputer
 * FixedPoint
 * FloatingPointRepresentation (IEEE 754)
 * ForwardingVsRouting
 * FrameBuffer
 * FreeBooleanAlgebra
 * GeometricMean
 * GraphTheoryPage
 * GroundClause
 * GroundBooleanTerm
 * HammingCode
 * HardwareDesignPrinciples
 * HypotheticalSylogism
 * InformationRetrieval
 * InteriorGatewayRoutingProtocol (IGRP)
 * InterNet
 * InternetProtocolV4 (IPv4)
 * InternetProtocolV6 (IPv6)
 * InternetWork
 * [[Interpolant]]
* InstructionSetArchitecture (ISA)
 * InterfaceMessagingProcessor (IMP)
 * InvertedFile
 * LogicalImplication (<<latex($\models$ and $\vdash$)>>)
 * LogicalMemory (START EDITING HERE)
 * IpCheckSum
 * [[
Latency]]
* LeastFixedPoint
 * LinearlyDecomposableDomains
 * LinkerSteps
 * LinkState
 * MaximumTransmissionUnit (MTU)
 * MemoryHierarchy
 * MemoryStallClockCycles
 * [[Model]] of a logic formula
 * ModusPonens
 * MonotoneBooleanTerm
 * NetworkDelay
* ObjectFile
 * OpenShortestPathFirst OSPF
 * OsiModel (7 layer OSI network Model)
 * PageTable
 * PartialOrder
 * [[
Performance]]
* PipeLine
 * PoSet (PartiallyOrderedSet)
* PostingsFile
 * PredicateSymbols
 * PresburgerArithmetic
 * PowerSet
 * [[Proposition]] or PropositionalLogic
 * [[Processor]] or CPU
 * QueuingTheory
 * RaceCondition
 * RecursivelyEnumerableSets
 * [[Register]] (MIPS register)
 * RelationallyComplete
 * ResponseTime
 * RoutingArea
 * RoutingInformationProtocol (RIP)
 * RoutingPathologies
 * [[Satisfiable]]
* SemanticsSyntaxSortsInLogic
 * SemiAlgebraicSets
 * SemiDecidable and [[Decidable]]
 * SemiDefinite
* SemiLinearSets
 * SequenceNumber
 * SlidingWindowProtocol
 * SpatialExtent
 * SpeedUp
 * [[Steganography]]
 * SuperScalar
 * [[
Tautology]]
 * [[
taxonomy]]
* TcpFastRetransmit
 * TcpFastRecovery
 * ThroughPut
 * TransmissionControlProtocol (TCP)
 * TreeStructures
 * TruthFunction (notation for <<latex($\vdash$)>>)
* UnaryConstraintDomain
 * [[Undecidable]]
* UninterpretedFunctions
 * [[Valid]] Logic Formula
 * VirtualMemory
 * WallClockTime

ComputerTerms (last edited 2020-02-02 17:49:07 by scot)