1893
Comment:
|
3052
|
Deletions are marked like this. | Additions are marked like this. |
Line 1: | Line 1: |
* AddressingModes * AmdahlsLaw |
|
Line 8: | Line 10: |
* BoothsAlgorithm * CaChe * CacheBlock * CacheCoherenceProtocols * CacheLine |
|
Line 11: | Line 18: |
* CriticalSection * ["Cryptography"] * CyclesPerInstruction (CPI) * DataPath |
|
Line 12: | Line 23: |
* DelayBandwidthProduct * DelayedBranch |
|
Line 14: | Line 27: |
* DelayBandwidthProduct | |
Line 17: | Line 29: |
* DynamicSetOperations | |
Line 18: | Line 31: |
* ExpectedValue * FileSystem (Free BSD) |
|
Line 20: | Line 35: |
* FirstOrderTheory * FiveClassicPartsOfaComputer |
|
Line 21: | Line 38: |
* FloatingPointRepresentation (IEEE 754) | |
Line 22: | Line 40: |
* FrameBuffer | |
Line 24: | Line 43: |
* GraphTheoryPage | |
Line 26: | Line 46: |
* HammingCode * HardwareDesignPrinciples |
|
Line 27: | Line 49: |
* InformationRetrieval | |
Line 32: | Line 55: |
* LogicalImplication (|= symbol and also |-) | * InstructionSetArchitecture (ISA) * InterfaceMessagingProcessor (IMP) * InvertedFile * LogicalImplication ([[latex2($$\models$$)]] and [[latex2($$\vdash$$)]]) * LogicalMemory (START EDITING HERE) |
Line 35: | Line 62: |
* LeastFixedPoint | |
Line 36: | Line 64: |
* LinkerSteps | |
Line 38: | Line 67: |
* MemoryHierarchy * MemoryStallClockCycles |
|
Line 41: | Line 72: |
* ObjectFile | |
Line 43: | Line 75: |
* PageTable | |
Line 44: | Line 77: |
* PipeLine * PostingsFile |
|
Line 45: | Line 80: |
* PresburgerArithmetic | |
Line 47: | Line 83: |
* ["Processor"] or CPU | |
Line 48: | Line 85: |
* RaceCondition | |
Line 49: | Line 87: |
* ["Register"] (MIPS register) | |
Line 56: | Line 95: |
* SemiAlgebraicSets | |
Line 57: | Line 97: |
* SemiLinearSets | |
Line 61: | Line 102: |
* ["Steganography"] * SuperScalar |
|
Line 62: | Line 105: |
* ["taxonomy"] | |
Line 66: | Line 110: |
* ["taxonomy"] | * TreeStructures |
Line 69: | Line 113: |
* UninterpretedFunctions | |
Line 70: | Line 115: |
* VirtualMemory |
AutonomousSystem (AS)
- ["Bijection"]
CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions)
CompleteLogic What does it mean for a logic to be complete
- ["Cryptography"]
CyclesPerInstruction (CPI)
["Decidable"] and SemiDecidable
- ["Dichotomy"]
FileSystem (Free BSD)
FloatingPointRepresentation (IEEE 754)
InternetProtocolV4 (IPv4)
InternetProtocolV6 (IPv6)
LogicalImplication (latex2($$\models$$) and latex2($$\vdash$$))
LogicalMemory (START EDITING HERE)
- ["Latency"]
MaximumTransmissionUnit (MTU)
- ["Model"] of a logic formula
OsiModel (7 layer OSI network Model)
- ["Performance"]
["Proposition"] or PropositionalLogic
- ["Processor"] or CPU
- ["Register"] (MIPS register)
- ["Satisfiable"]
SemiDecidable and ["Decidable"]
- ["Steganography"]
- ["Tautology"]
- ["taxonomy"]
- ["Undecidable"]
- ["Valid"] Logic Formula