1852
Comment:
|
2531
|
Deletions are marked like this. | Additions are marked like this. |
Line 1: | Line 1: |
* AddressingModes * AmdahlsLaw |
|
Line 4: | Line 6: |
* AverageNo | * AverageNormalizedExecutionTime |
Line 8: | Line 10: |
* BoothsAlgorithm * CaChe * CacheBlock * CacheLine |
|
Line 11: | Line 17: |
* CriticalSection * CyclesPerInstruction (CPI) * DataPath |
|
Line 12: | Line 21: |
* DelayBandwidthProduct * DelayedBranch |
|
Line 14: | Line 25: |
* DelayBandwidthProduct | |
Line 20: | Line 30: |
* FiveClassicPartsOfaComputer | |
Line 21: | Line 32: |
* FloatingPointRepresentation (IEEE 754) | |
Line 22: | Line 34: |
* FrameBuffer | |
Line 23: | Line 36: |
* GeometricMean | |
Line 25: | Line 39: |
* HammingCode * HardwareDesignPrinciples |
|
Line 31: | Line 47: |
* InstructionSetArchitecture (ISA) | |
Line 32: | Line 49: |
* LogicalMemory | |
Line 35: | Line 53: |
* LinkerSteps | |
Line 37: | Line 56: |
* MemoryHierarchy * MemoryStallClockCycles |
|
Line 40: | Line 61: |
* ObjectFile | |
Line 42: | Line 64: |
* PageTable | |
Line 43: | Line 66: |
* PipeLine | |
Line 46: | Line 70: |
* ["Processor"] or CPU | |
Line 47: | Line 72: |
* RaceCondition | |
Line 48: | Line 74: |
* ["Register"] (MIPS register) | |
Line 60: | Line 87: |
* SuperScalar | |
Line 69: | Line 97: |
* VirtualMemory |
AutonomousSystem (AS)
- ["Bijection"]
CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions)
CompleteLogic What does it mean for a logic to be complete
CyclesPerInstruction (CPI)
["Decidable"] and SemiDecidable
- ["Dichotomy"]
FloatingPointRepresentation (IEEE 754)
InternetProtocolV4 (IPv4)
InternetProtocolV6 (IPv6)
LogicalImplication (|= symbol and also
- ["Latency"]
MaximumTransmissionUnit (MTU)
- ["Model"] of a logic formula
OsiModel (7 layer OSI network Model)
- ["Performance"]
["Proposition"] or PropositionalLogic
- ["Processor"] or CPU
- ["Register"] (MIPS register)
- ["Satisfiable"]
SemiDecidable and ["Decidable"]
- ["Tautology"]
- ["taxonomy"]
- ["Undecidable"]
- ["Valid"] Logic Formula