1599
Comment:
|
2184
|
Deletions are marked like this. | Additions are marked like this. |
Line 1: | Line 1: |
* AddressingModes * AmdahlsLaw |
|
Line 4: | Line 6: |
* AverageNormalizedExecutionTime * ["Bijection"] |
|
Line 8: | Line 12: |
* CpuTime * CyclesPerInstruction (CPI) |
|
Line 11: | Line 17: |
* DelayBandwidthProduct | |
Line 13: | Line 20: |
* ExecutionTime | |
Line 15: | Line 23: |
* FiveClassicPartsOfaComputer | |
Line 17: | Line 26: |
* FrameBuffer | |
Line 18: | Line 28: |
* GeometricMean | |
Line 20: | Line 31: |
* HammingCode * HardwareDesignPrinciples |
|
Line 26: | Line 39: |
* InstructionSetArchitecture (ISA) | |
Line 28: | Line 42: |
* ["Latency"] | |
Line 33: | Line 48: |
* MultiProtocolLabelSwitching (MPLS) | |
Line 35: | Line 49: |
* ObjectFile | |
Line 37: | Line 52: |
* ["Performance"] | |
Line 40: | Line 56: |
* ["Processor"] or CPU * QueuingTheory |
|
Line 41: | Line 59: |
* ["Register"] (MIPS register) | |
Line 42: | Line 61: |
* ResponseTime | |
Line 50: | Line 70: |
* SpatialExtent * SpeedUp |
|
Line 51: | Line 73: |
* TcpFastRetransmit * TcpFastRecovery * ThroughPut |
|
Line 56: | Line 81: |
* WallClockTime |
AutonomousSystem (AS)
- ["Bijection"]
CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions)
CompleteLogic What does it mean for a logic to be complete
CyclesPerInstruction (CPI)
["Decidable"] and SemiDecidable
- ["Dichotomy"]
InternetProtocolV4 (IPv4)
InternetProtocolV6 (IPv6)
LogicalImplication (|= symbol and also
- ["Latency"]
MaximumTransmissionUnit (MTU)
- ["Model"] of a logic formula
OsiModel (7 layer OSI network Model)
- ["Performance"]
["Proposition"] or PropositionalLogic
- ["Processor"] or CPU
- ["Register"] (MIPS register)
- ["Satisfiable"]
SemiDecidable and ["Decidable"]
- ["Tautology"]
- ["taxonomy"]
- ["Undecidable"]
- ["Valid"] Logic Formula