1574
Comment:
|
2965
|
Deletions are marked like this. | Additions are marked like this. |
Line 1: | Line 1: |
* AddressingModes * AmdahlsLaw |
|
Line 4: | Line 6: |
* AverageNormalizedExecutionTime * ["Bijection"] |
|
Line 6: | Line 10: |
* BoothsAlgorithm * CaChe * CacheBlock * CacheCoherenceProtocols * CacheLine |
|
Line 8: | Line 17: |
* CpuTime * CriticalSection * CyclesPerInstruction (CPI) * DataPath |
|
Line 9: | Line 22: |
* DelayBandwidthProduct * DelayedBranch |
|
Line 13: | Line 28: |
* DynamicSetOperations * ExecutionTime * ExpectedValue * FileSystem (Free BSD) |
|
Line 15: | Line 34: |
* FirstOrderTheory * FiveClassicPartsOfaComputer |
|
Line 16: | Line 37: |
* FloatingPointRepresentation (IEEE 754) | |
Line 17: | Line 39: |
* FrameBuffer * FreeBooleanAlgebra * GeometricMean * GraphTheoryPage |
|
Line 19: | Line 45: |
* HammingCode * HardwareDesignPrinciples |
|
Line 20: | Line 48: |
* InformationRetrieval | |
Line 25: | Line 54: |
* LogicalImplication (|= symbol and also |-) | * InstructionSetArchitecture (ISA) * InvertedFile * LogicalImplication ([[latex2($$\models$$)]] and [[latex2($$\vdash$$)]]) * LogicalMemory (START EDITING HERE) |
Line 27: | Line 59: |
* ["Latency"] * LeastFixedPoint |
|
Line 28: | Line 62: |
* LinkerSteps | |
Line 30: | Line 65: |
* MemoryHierarchy * MemoryStallClockCycles |
|
Line 32: | Line 69: |
* MultiProtocolLabelSwitching (MPLS) | |
Line 34: | Line 70: |
* ObjectFile | |
Line 36: | Line 73: |
* PageTable * ["Performance"] * PipeLine * PostingsFile |
|
Line 37: | Line 78: |
* PresburgerArithmetic | |
Line 39: | Line 81: |
* ["Processor"] or CPU * QueuingTheory * RaceCondition |
|
Line 40: | Line 85: |
* ["Register"] (MIPS register) | |
Line 41: | Line 87: |
* ResponseTime | |
Line 46: | Line 93: |
* SemiAlgebraicSets | |
Line 47: | Line 95: |
* SemiLinearSets | |
Line 49: | Line 98: |
* SpatialExtent * SpeedUp * SuperScalar |
|
Line 50: | Line 102: |
* ["taxonomy"] * TcpFastRetransmit * TcpFastRecovery * ThroughPut |
|
Line 51: | Line 107: |
* ["taxonomy"] | * TreeStructures |
Line 54: | Line 110: |
* UninterpretedFunctions | |
Line 55: | Line 112: |
* VirtualMemory * WallClockTime |
AutonomousSystem (AS)
- ["Bijection"]
CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions)
CompleteLogic What does it mean for a logic to be complete
CyclesPerInstruction (CPI)
["Decidable"] and SemiDecidable
- ["Dichotomy"]
FileSystem (Free BSD)
FloatingPointRepresentation (IEEE 754)
InternetProtocolV4 (IPv4)
InternetProtocolV6 (IPv6)
LogicalImplication (latex2($$\models$$) and latex2($$\vdash$$))
LogicalMemory (START EDITING HERE)
- ["Latency"]
MaximumTransmissionUnit (MTU)
- ["Model"] of a logic formula
OsiModel (7 layer OSI network Model)
- ["Performance"]
["Proposition"] or PropositionalLogic
- ["Processor"] or CPU
- ["Register"] (MIPS register)
- ["Satisfiable"]
SemiDecidable and ["Decidable"]
- ["Tautology"]
- ["taxonomy"]
- ["Undecidable"]
- ["Valid"] Logic Formula